FIELD: information technology.
SUBSTANCE: data transmission system has a processor connected to a memory unit, a control device with a connected firmware storage device, an address unit, a clock pulse generator and a buffer storage, the output of which is the input/output of the system. The storage is connected by a two-way line to the memory unit and is connected by the clock input to the clock output of the control device. The setting input of control device is merged with the setting input of the address unit and is connected to the output of the processor. The interrupt input of the processor is connected to the signal output of the control device, the control output of which is connected to the input of the clock pulse generator. The outputs of the clock pulse generator are connected to the clock inputs of the processor, the address unit and the control device. The counter output and the signal input of the control device are respectively connected to the counter input and the signal output of the address unit, the output of which is connected to the address input of the memory unit.
EFFECT: broader functionalities by providing an exchange with access to the memory unit with which the processor operates, which significantly simplifies programming and saves time resources of the processor.
5 cl, 5 dwg
Title | Year | Author | Number |
---|---|---|---|
DATA TRANSMISSION CONTROLLER | 2013 |
|
RU2514135C1 |
ADAPTIVE COMPUTER SYSTEM | 2011 |
|
RU2477882C2 |
COMPUTING DEVICE FOR STRAP-DOWN INERTIAL NAVIGATION SYSTEM (SINS) | 2011 |
|
RU2469376C1 |
DEBUGGING SYSTEM | 2010 |
|
RU2448363C1 |
IMAGE PROCESSING SYSTEM | 2011 |
|
RU2452125C1 |
MODULAR COMPUTER SYSTEM | 2011 |
|
RU2474868C1 |
SELF-ORGANISING COMPUTER SYSTEM | 2011 |
|
RU2473113C1 |
NEUROCOMPUTER | 2013 |
|
RU2553098C2 |
HARDWARE AND SOFTWARE DEBUGGING SIMULATION SYSTEM | 2013 |
|
RU2516703C1 |
CONTROL COMPUTER SYSTEM | 2011 |
|
RU2520350C2 |
Authors
Dates
2012-02-27—Published
2011-02-28—Filed