FIELD: information technologies.
SUBSTANCE: invention is related to computer engineering and may be used in building neuronet information processing systems. Device comprises parallel bus connected to units of data input and output, units of result memory stack, related to units of local data memory, local memory of data availability, local memory of commands, local memory of functional parametres, ring-bus circuit, with which operational units are related, as well as units of local data memory, local memory of commands, local memory of functional parametres, local memory of data availability and vacant register, local stacks of data packets, which are connected to according operational units, parallel bus, register of availability and with priority circuit with cyclic assignment of priorities, which is connected by availability register and to units of result memory stack.
EFFECT: improved efficiency of device due to data packet buffering and provision of equiprobable servicing of data packet stacks with the help of mechanism for cyclic assignment of priorities.
2 cl, 2 dwg
Title | Year | Author | Number |
---|---|---|---|
PARALLEL INFORMATION PROCESSING DEVICE | 2008 |
|
RU2379751C2 |
INFORMATION PROCESSING DEVICE | 2006 |
|
RU2331923C2 |
NEURAL NETWORK OPERATIONAL DEVICE | 2008 |
|
RU2394274C2 |
METHOD FOR PROCESSING INFORMATION IN NEURON NETWORKS | 2004 |
|
RU2263964C1 |
DATA PROCESSING DEVICE | 2000 |
|
RU2179739C2 |
NEURO-NET DISCONTINUOUS OPERATION DEVICE | 2003 |
|
RU2250501C2 |
DIGITAL INFORMATION PROCESSING DEVICE | 2000 |
|
RU2176815C1 |
DEVICE FOR ASYNCHRONOUS ASSOCIATIVE LOADING OF MULTIPROCESSOR COMPUTING SYSTEM | 0 |
|
SU1410053A1 |
DEVICE FOR SERVICING INQUIRES | 0 |
|
SU1536383A1 |
VIDEO CONTROLLER | 1991 |
|
RU2012043C1 |
Authors
Dates
2009-11-20—Published
2008-03-03—Filed